

# **Schematic Package Supplement to**



# **Operators Manual**

**Includes Troubleshooting Guide** 

**7M** 



# **Table of Contents**

| Table of Contents                                                                                                                                          | Sheet 1A  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|
| Crystal Castles Main Wiring Diagram (040694-01 A)                                                                                                          | Sheet 1B  |
| Crystal Castles Regulator/Audio II PCB Schematic Diagram (035435-01 F),<br>Color Raster Power Supply Wiring Diagram (037669-01 F)                          | Sheet 2A  |
| Crystal Castles Coin Door Wiring Diagram (A037542-01 E),<br>Utility Panel Wiring Diagram (A038004-01 F),<br>Fluorescent Light Wiring Diagram (035833-01 A) | Sheet 2B  |
| Crystal Castles Memory Map                                                                                                                                 | Sheet 3A  |
| Game PCB Schematics, Sheets 3B-9A                                                                                                                          |           |
| Crystal Castles Power Input, Clock, Horizontal Sync Chain,                                                                                                 |           |
| Vertical Sync Chain                                                                                                                                        | Sheet 3B  |
| Crystal Castles Power-On Reset, Watchdog, Microprocessor                                                                                                   | Sheet 4A  |
| Crystal Castles Address Decoders, Program Memory                                                                                                           | Sheet 4B  |
| Crystal Castles Bit-Mode Decoder, Bit-Mode Read/Write, Auto Increment                                                                                      | Sheet 5A  |
| Crystal Castles Dynamic RAM Control, Dynamic RAM Write Protection, Horizontal Scrolling                                                                    | Sheet 5B  |
| Crystal Castles Address Selectors, Dynamic RAM                                                                                                             | Sheet 6A  |
| Crystal Castles Working RAM and Motion-Object RAM, Non-Volatile RAM, Position Control                                                                      | Sheet 6B  |
| Crystal Castles Motion-Object Vertical Control, Motion-Object Picture ROM .                                                                                | Sheet 7A  |
| Crystal Castles Motion-Object Horizontal Control, Motion-Object Buffer                                                                                     | Sheet 7B  |
| Crystal Castles Color Memory, Color Output                                                                                                                 | Sheet 8A  |
| Crystal Castles Trak-Ball™ Input, Player Switches Input, Audio Output,<br>Coin Counter, and LED Output                                                     | Sheet 8B  |
| Crystal Castles EMI Shield                                                                                                                                 | Sheet 9A  |
| Display Schematics, Sheets 9B–11A                                                                                                                          |           |
| Atari Color Raster Display Wiring Diagram (200002-01 A)                                                                                                    | Sheet 9B  |
| Atari Color Raster Display Deflection PCB (201022-01 A)                                                                                                    | Sheet 10A |
| Atari Color Raster Display Neck PCB (201020-01 A)                                                                                                          | Sheet 10B |
| Matsushita Color Raster Display PCB (139003-1004)                                                                                                          | Sheet 11A |



### **NOTE**

A Crystal Castles Troubleshooting Guide is included as part of this Schematic Package Supplement. The Troubleshooting Guide contains Atari CAT Box troubleshooting procedures.



NOTICE TO ALL PERSONS RECEIVING THIS DRAWING
CONFIDENTIAL: Reproduction forbidden without the specific written permission of Atari. Inc., Sunnyvale, CA. This drawing is only conditionally issued, and neither receipt nor possession thereof confers or transfers any right in, or license to use, the subject matter of the drawing or any design or technical information shown thereon, nor any right to reproduce this drawing or any part thereof. Except for manufacture by vendors of Atari, Inc., and for manufacture under the corporation's written license, no right is granted to reproduce this drawing or the subject matter thereof, unless by written agreement with or written permission from the corporation.

### **Crystal Castles Main Wiring Diagram**



© ATARI INC. 1983

SP-241 Sheet 1B 1st printing









NOTICE TO ALL PERSONS RECEIVING THIS DRAWING
CONFIDENTIAL: Reproduction forbidden without the specific written permission of Atari, Inc., Sunnyvale, CA. This drawing is only conditionally issued, and neither receipt nor possession thereof confers or transfers any right in, or license to use, the subject matter of the drawing or any design or technical information shown thereon, nor any right to reproduce this drawing or any part thereof. Except for manufacture by vendors of Atari, Inc., and for manufacture under the corporation's written license, no right is granted to reproduce this drawing or the subject matter thereof, unless by written agreement with or written permission from the corporation.

### **Crystal Castles Game Interfaces**



© ATARI INC. 1983

SP-241 Sheet 2B 1st printing





| <b>)</b> 0  | FUNCTION                                      |
|-------------|-----------------------------------------------|
| X<br>D      | X COORDINATE<br>Y COORDINATE<br>BIT MODE      |
| D           | WORKING RAM (DRAM)                            |
| D           | SCREEN RAM<br>WORKING RAM (STATIC)            |
| D<br>D      | MOTION OBJECT BUF 2                           |
| D           | MOTION OBJECT BUF1                            |
| D<br>D      | MOTION OBJECT PICTURE  MOTION OBJECT VERTICAL |
|             | MOTION OBJECT PRIORITY                        |
| D           | MOTION OBJECT HORIZONTAL                      |
| D           | NOVRAM<br>TRAK-BALL                           |
|             | INO                                           |
| D           | COIN R                                        |
|             | COIN AUY                                      |
|             | COIN AUX<br>SLAM                              |
|             | SELF TEST                                     |
|             | SPARE                                         |
|             | JMP 1<br>JMP 2                                |
| D<br>D<br>D | CI/O 0<br>CI/O 1<br>OPTION SW<br>SPARE        |
|             | SPARE                                         |
|             | COCKTAIL                                      |
|             | RECALL                                        |
| D           | HOR SCROLL CNTR LOAD                          |
| D           | VERT SCROLL CNTR LOAD INTERRUPT ACKNOWLEDGE   |
| D           | WDOG<br>OUT 0                                 |
| D<br>D      | TRAK-BALL LIGHT                               |
| D           | STORE LOW                                     |
| D           | STORE HIGH                                    |
| D<br>D      | SPARE COIN CNTR R                             |
| D           | COIN CHTR R                                   |
| D           | BANKO-BANK 1                                  |
|             | OUT 1                                         |
|             | AY<br>XINC                                    |
|             | YINC                                          |
|             | PLAYER 2<br>SIRE                              |
|             | BOTHRAM                                       |
|             | BUF1/BUF2                                     |
| D           | COLORAM                                       |
| D           | PROGRAM ROM                                   |

NOTICE TO ALL PERSONS RECEIVING THIS DRAWING
CONFIDENTIAL: Reproduction forbidden without the specific written permission of Atari, Inc., Sunnyvale, CA. This drawing is only conditionally issued, and neither receipt nor possession thereof confers or transfers any right in, or license to use, the subject matter of the drawing or any design or technical information shown thereon, nor any right to reproduce this drawing or any part thereof. Except for manufacture under the corporation's written license, no right is granted to reproduce this drawing or the subject matter thereof, unless by written agreement with or written permission from the corporation.

### **Crystal Castles Memory Map**



© ATARI INC. 1983

SP-241 Sheet 3A 1st printing

# **Crystal Castles Memory Map**

| HEXA-<br>DECIMAL<br>ADDRESS                                                                          | A15                        | A14                        | A13                        | A12                             | AE<br>A11                  | DRI<br>A10                 | ESS<br>A9                  | BUS<br>A8                  | SIG<br>A7                       | nal<br>a6                       | LIN<br>A5                  | ES<br>A4                   | <b>A3</b>                       | <b>A2</b>                                                     | A1                                        | A0                                                            | READ/<br>WRITE                            |                       |                            |                            | JS SI<br>D4                |                       |                       |             |                   |
|------------------------------------------------------------------------------------------------------|----------------------------|----------------------------|----------------------------|---------------------------------|----------------------------|----------------------------|----------------------------|----------------------------|---------------------------------|---------------------------------|----------------------------|----------------------------|---------------------------------|---------------------------------------------------------------|-------------------------------------------|---------------------------------------------------------------|-------------------------------------------|-----------------------|----------------------------|----------------------------|----------------------------|-----------------------|-----------------------|-------------|-------------------|
| 0000<br>0001<br>0002<br>0003–0BFF<br>0C00–7FFF<br>8000–8DFF<br>8E00–8EFF                             | X<br>0<br>0<br>0<br>0<br>1 | X<br>0<br>0<br>0<br>A<br>0 | X<br>0<br>0<br>0<br>A<br>0 | X<br>0<br>0<br>0<br>A<br>0<br>0 | X<br>0<br>0<br>A<br>A<br>A | X<br>0<br>0<br>A<br>A<br>A | X<br>0<br>0<br>A<br>A<br>A | X<br>0<br>0<br>A<br>A<br>A | X<br>0<br>0<br>A<br>A<br>A<br>A | X<br>0<br>0<br>A<br>A<br>A<br>A | X<br>0<br>0<br>A<br>A<br>A | X<br>0<br>0<br>A<br>A<br>A | X<br>0<br>0<br>A<br>A<br>A<br>A | X<br>0<br>0<br>A<br>A<br>A<br>A                               | X<br>0<br>1<br>A<br>A<br>A                | X<br>1<br>0<br>A<br>A<br>A<br>A                               | W R/W R/W R/W R/W R/W                     | X<br>D<br>D<br>D<br>D | X<br>D<br>D<br>D<br>D<br>D | X<br>D<br>D<br>D<br>D<br>D | X<br>D<br>D<br>D<br>D<br>D | X<br>D<br>D<br>D<br>D | X<br>D<br>D<br>D<br>D | D D D D     | D D D D           |
| 8F00-8FFF                                                                                            | 1                          | 0                          | 0                          | 0                               | 1                          | 1                          | 1                          | 1                          | A                               | A                               | A                          | A                          | A                               | A                                                             | A<br>0<br>0<br>1<br>1                     | A 0 1 0 1                                                     | R/W<br>R/W<br>R/W<br>R/W                  | D<br>D<br>D<br>D      | D<br>D<br>D                | D<br>D<br>D                | D<br>D<br>D                | D<br>D<br>D           | D<br>D<br>D           | D<br>D<br>D | D<br>D<br>D       |
| 9000-90FF<br>9400-9403<br>4600                                                                       | 1 1 1                      | 0 0 0                      | 0 0 0                      | 1<br>1<br>1                     | 0 0 0                      | 0 1 1                      | X<br>0<br>1                | X<br>X<br>X                | A<br>X<br>X                     | A<br>X<br>X                     | A<br>X<br>X                | A<br>X<br>X                | A<br>X<br>X                     | A<br>X<br>X                                                   | A<br>A<br>X                               | A<br>A<br>X                                                   | R/W<br>R<br>R<br>R<br>R<br>R<br>R<br>R    | D                     | D<br>D                     | D<br>D                     | D<br>D                     | D                     | D<br>D                | D<br>D      | D<br>D            |
| 9800-980F<br>9A00-9A0F<br>9A08                                                                       | 1 1                        | 0 0                        | 0 0                        | 1 1                             | 1 1                        | 0 0                        | 0 1                        | X<br>X                     | X<br>X                          | X<br>X                          | X<br>X                     | X<br>X                     | A<br>A                          | A<br>A                                                        | A<br>A                                    | A<br>A                                                        | R/W<br>R/W                                | D<br>D                | D<br>D                     | D<br>D                     | D<br>D                     | D<br>D                | D<br>D<br>D           | D<br>D<br>D | D<br>D<br>D       |
| 9C00<br>9C80<br>9D00<br>9D80<br>9E00<br>9E80<br>9E81<br>9E82<br>9E83<br>9E84<br>9E85<br>9E86<br>9E87 | 1 1 1 1 1 1 1              | 0 0 0 0 0                  | 0 0 0                      | 1 1 1                           | 1<br>1<br>1                | 1 1 1                      | 0 1 1                      | 1 0 0                      | 1 0 1                           | X<br>X<br>X                     | X<br>X<br>X                | X<br>X<br>X                | X<br>X<br>X<br>X<br>X           | X<br>X<br>X<br>X<br>A<br>0<br>0<br>0<br>0<br>1<br>1<br>1<br>1 | X<br>A<br>O<br>O<br>1<br>1<br>O<br>O<br>1 | X<br>X<br>X<br>X<br>A<br>0<br>1<br>0<br>1<br>0<br>1<br>0<br>1 | W<br>W<br>W<br>W<br>W<br>W<br>W<br>W<br>W | DD                    | D<br>D                     | D<br>D                     | D<br>D                     | D<br>D                | D<br>D                | D<br>D      | D D D D D D D D D |
| 9F00<br>9F01<br>9F02<br>9F03<br>9F04<br>9F05<br>9F06<br>9F07<br>9F80–9FBF<br>A000–FFFF               | 1                          | 0                          | 0                          | 1                               | 1<br>1<br>A                | 1<br>1<br>A                | 1<br>1<br>A                | 1<br>1<br>A                | 0<br>1<br>A                     | X<br>X<br>A                     | X<br>A<br>A                | X<br>A<br>A                | X<br>A<br>A                     | A 0 0 0 0 1 1 1 1 A A                                         | A 0 0 1 1 0 0 1 1 A A                     | A 0 1 0 1 0 1 A A                                             | W<br>W<br>W<br>W<br>W<br>W<br>W           | D                     | D<br>D                     | D<br>D                     | D<br>D                     | D D D D D D D D       | D<br>D                | D<br>D      | D<br>D            |



NOTICE TO ALL PERSONS RECEIVING THIS DRAWING
CONFIDENTIAL: Reproduction forbidden without the specific written permission of Atari, Inc., Sunnyvale, CA. This drawing is only conditionally issued, and neither receipt nor possession thereof confers or transfers any right in, or license to use, the subject matter of the drawing or any design or technical information shown thereon, nor any right to reproduce this drawing or any part thereof. Except for manufacture by vendors of Atari, Inc., and for manufacture under the corporation's written license, no right is granted to reproduce this drawing or the subject matter thereof, unless by written agreement with or written permission from agreement with or written permission from

### **Crystal Castles PCB Schematic Diagram**



© ATARI INC. 1983

SP-241 Sheet 3B 1st printing

### **Connector Symbols**

- I. DENOTES J20 CONNECTOR.
- 2. DENOTES JIS CONNECTOR.
- 3. DENOTES TEST CONNECTOR.









NOTICE TO ALL PERSONS RECEIVING
THIS DRAWING
CONFIDENTIAL: Reproduction forbidden without the specific written permission of Atari, Inc., Sunnyvale, CA. This drawing is only conditionally issued, and neither receipt nor possession thereof confers or transfers any right in, or license to use, the subject matter of the drawing or any design or technical information shown thereon, nor any right to reproduce this drawing or any part thereof. Except for manufacture by vendors of Atari, Inc., and for manufacture under the corporation's written license, no right is granted to reproduce this drawing or the subject matter thereof, unless by written agreement with or written permission from agreement with or written permission from the corporation.

### **Crystal Castles PCB** Schematic Diagram



SP-241 Sheet 4A 1st printing



### **Program Memory**



NOTICE TO ALL PERSONS RECEIVING THIS DRAWING
CONFIDENTIAL: Reproduction forbidden without the specific written permission of Atari, Inc., Sunnyvale, CA. This drawing is only conditionally issued, and neither recipt nor possession thereof confers or transfers any right in, or license to use, the subject matter of the drawing or any design or technical information shown thereon, nor any right to reproduce this drawing or any part thereof. Except for manufacture by vendors of Atari, Inc., and for manufacture under the corporation's written license, no right is granted to reproduce this drawing or the subject matter thereof, unless by written agreement with or written permission from agreement with or written permission from the corporation.

### **Crystal Castles PCB Schematic Diagram**



© ATARI INC. 1983

SP-241 Sheet 4B 1st printing







NOTICE TO ALL PERSONS RECEIVING
THIS DRAWING
CONFIDENTIAL: Reproduction forbidden
without the specific written permission of
Atari, Inc., Sunnyvale, CA. This drawing is
only conditionally issued, and neither receipt nor possession thereof confers or
transfers any right in, or license to use, the
subject matter of the drawing or any design
or technical information shown thereon, nor
any right to reproduce this drawing or any any right to reproduce this drawing or any part thereof. Except for manufacture by vendors of Atan, Inc., and for manufacture under the corporation's written license, no right is granted to reproduce this drawing or the orbits are the corporation. the subject matter thereof, unless by written agreement with or written permission from the corporation.

### **Crystal Castles PCB Schematic Diagram**



© ATARI INC. 1983

SP-241 Sheet 5A 1st printing







NOTICE TO ALL PERSONS RECEIVING THIS DRAWING
CONFIDENTIAL: Reproduction forbidden without the specific written permission of Atart, Inc., Sunnyvale, CA. This drawing is only conditionally issued, and neither recipt nor possession thereof confers or transfers any right in, or license to use, the subject matter of the drawing or any design or technical information shown thereon, nor any right to reproduce this drawing or any part thereof. Except for manufacture by vendors of Atari, Inc., and for manufacture under the corporation's written license, no right is granted to reproduce this drawing or the subject matter thereof, unless by written agreement with or written permission from agreement with or written permission from the corporation.

### **Crystal Castles PCB** Schematic Diagram



SP-241 Sheet 5B 1st printing







NOTICE TO ALL PERSONS RECEIVING THIS DRAWING
CONFIDENTIAL: Reproduction forbidden without the specific written permission of Atari, Inc., Sunnyvale, CA. This drawing is only conditionally issued, and neither receipt nor possession thereof confers or transfers any right in, or license to use, the subject matter of the drawing or any design or technical information shown thereon, nor any right to reproduce this drawing or any part thereof. Except for manufacture by vendors of Atari, Inc., and for manufacture under the corporation's written license, no right is granted to reproduce this drawing or the subject matter thereof, unless by written the subject matter thereof, unless by written agreement with or written permission from the corporation.

### **Crystal Castles PCB Schematic Diagram**



SP-241 Sheet 6A 1st printing





NOTICE TO ALL PERSONS RECEIVING THIS DRAWING
CONFIDENTIAL: Reproduction forbidden without the specific written permission of Atari, Inc., Sunnyvale, CA. This drawing is only conditionally issued, and neither receipt nor possession thereof confers or transfers any right in, or license to use, the subject matter of the drawing or any design or technical information shown thereon, nor any right to reproduce this drawing or any part thereof. Except for manufacture by vendors of Atari, Inc., and for manufacture dors of Atari, Inc., and for manufacture under the corporation's written license, no right is granted to reproduce this drawing or the subject matter thereof, unless by written agreement with or written permission from the corporation.

### **Crystal Castles PCB** Schematic Diagram



© ATARI INC. 1983

SP-241 Sheet 6B 1st printing







NOTICE TO ALL PERSONS RECEIVING
THIS DRAWING
CONFIDENTIAL: Reproduction forbidden
without the specific written permission of
Atari, Inc., Sunnyvale, CA. This drawing is
only conditionally issued, and neither receipt nor possession thereof confers or
transfers any right in, or license to use, the
subject matter of the drawing or any design
or technical information shown thereon, nor
any right for reproduce this drawing or any or technical mormation shown intereor, not any right to reproduce this drawing or any part thereof. Except for manufacture by vendors of Atari, Inc., and for manufacture under the corporation's written license, no right is granted to reproduce this drawing or the subject matter thereof, unless by written agreement with or written permission from the corporation.

### **Crystal Castles PCB Schematic Diagram**



© ATARI INC. 1983

SP-241 Sheet 7A 1st printing





NOTICE TO ALL PERSONS RECEIVING THIS DRAWING
CONFIDENTIAL: Reproduction forbidden without the specific written permission of Atari, Inc., Sunnyvale, CA. This drawing is only conditionally issued, and neither receipt nor possession thereof confers or transfers any right in, or license to use, the subject matter of the drawing or any design or technical information shown thereon, nor any right to reproduce this drawing or any part thereof. Except for manufacture by vendors of Atari, Inc., and for manufacture under the corporation's written license, no right is granted to reproduce this drawing or the subject matter thereof, unless by written agreement with or written permission from the corporation.

**Crystal Castles PCB Schematic Diagram** 



A Warner Communications Company

© ATARI INC. 1983

SP-241 Sheet 7B 1st printing





NOTICE TO ALL PERSONS RECEIVING THIS DRAWING
CONFIDENTIAL: Reproduction forbidden without the specific written permission of Atari, Inc., Sunnyvale, CA. This drawing is only conditionally issued, and neither receipt nor possession thereof confers or transfers any right in, or license to use, the subject matter of the drawing or any design or technical information shown thereon, nor any right to reproduce this drawing or any part thereof. Except for manufacture by vendors of Atari, Inc., and for manufacture under the corporation's written license, no right is granted to reproduce this drawing or the subject matter thereof, unless by written agreement with or written permission from the corporation.

### **Crystal Castles PCB Schematic Diagram**



© ATARI INC. 1983

SP-241 Sheet 8A 1st printing





NOTICE TO ALL PERSONS RECEIVING THIS DRAWING
CONFIDENTIAL: Reproduction forbidden without the specific written permission of Atari, Inc., Sunnyvale, CA. This drawing is only conditionally issued, and neither receipt nor possession thereof confers or transfers any right in, or license to use, the subject matter of the drawing or any design or technical information shown thereon, nor any right to reproduce this drawing or any part thereof. Except for manufacture by vendors of Atari, Inc., and for manufacture under the corporation's written license, nor right is granted to reproduce this drawing or the subject matter thereof, unless by written agreement with or written permission from the corporation.

### **Crystal Castles PCB Schematic Diagram**



© ATARI INC. 1983

SP-241 Sheet 8B 1st printing









NOTES:

I. \* DENOTES NOT LOADED CAPACITOR.

NOTICE TO ALL PERSONS RECEIVING
THIS DRAWING
CONFIDENTIAL: Reproduction forbidden
without the specific written permission of
Atari, Inc., Sunnyvale, CA. This drawing is
only conditionally issued, and neither receipt nor possession thereof confers or
transfers any right in, or license to use, the
subject matter of the drawing or any design
or technical information shown thereon, nor
any right to reproduce this drawing or any
part thereof. Except for manufacture by vendors of Atari, Inc., and for manufacture
under the corporation's written license, no
right is granted to reproduce this drawing or
the subject matter thereof, unless by written
agreement with or written permission from agreement with or written permission from the corporation.

### **Crystal Castles EMI Shield PCB**



© ATARI INC. 1983

SP-241 Sheet 9A 1st printing





ALTERNATE COLOR IN PARENTHESES ( ).

NOTICE TO ALL PERSONS RECEIVING THIS DRAWING
CONFIDENTIAL: Reproduction forbidden without the specific written permission of datari, Inc., Sunnyvaler, CA. This drawing is only conditionally issued, and neither receipt nor possession thereof confers or transfers any right in, or license to use, the subject matter of the drawing or any design or technical information shown thereon, nor any right to reproduce this drawing or any part thereof. Except for manufacture by vendors of Atari, Inc., and for manufacture under the corporation's written license, no right is granted to reproduce this drawing or the subject matter thereof, unless by written agreement with or written permission from the corporation.

### **Atari Color Raster Display** Wiring Diagram



© ATARI INC. 1983

SP-241 Sheet 9B 1st printing





NOTES:
UNLESS OTHERWISE SPECIFIED,
1. ALL RESISTORS ARE 5% 1/4 WATT, AND IN OHMS.
2. ALL CAPS ARE IN MICROFARADS.
3. \$\pm\$ INDICATES COM. CON. \$\pm\$ INDICATES EARTH GND.

### **PRODUCT SAFETY NOTICE**

The shaded areas of this schematic indicate components whose values are of special significance to product safety. Should any component in the shaded areas need to be replaced, use only the value given in the parts lists. Do not deviate from the resistance, wattage, and voltage values shown.

NOTICE TO ALL PERSONS RECEIVING
THIS DRAWING
CONFIDENTIAL: Reproduction forbidden
without the specific written permission of
Atari, Inc., Sunnyvale, CA. This drawing is
only conditionally issued, and neither receipt nor possession thereof confers or
transfers any right in, or license to use, the
subject matter of the drawing or any design
or technical information shown thereon, nor
any right to reproduce this drawing or any
part thereof. Except for manufacture by vendors of Atari, Inc., and for manufacture
under the corporation's written license, no
right is granted to reproduce this drawing or
the subject matter thereof, unless by written
agreement with or written permission from agreement with or written permission from the corporation.

### **Atari Color Raster Display Deflection PCB**



© ATARI INC. 1983

SP-241 Sheet 10A 1st printing



### PRO

The indiare safe sha use lists tand she



NOTICE TO ALL PERSONS RECEIVING THIS DRAWING
CONFIDENTIAL: Reproduction forbidden without the specific written permission of Atari, Inc., Sunnyvale, CA. This drawing is only conditionally issued, and neither recipt nor possession thereof confers or transfers any right in, or license to use, the subject matter of the drawing or any design or technical information shown thereon, nor any right to reproduce this drawing or any part thereof. Except for manufacture by vendors of Atari, Inc., and for manufacture under the corporation's written license, no right is granted to reproduce this drawing or the subject matter thereof, unless by written agreement with or written permission from the corporation.

### **Atari Color Raster Display Neck PCB**





© ATARI INC. 1983

Sp-241 Sheet 10B 1st printing





NOTICE TO ALL PERSONS RECEIVING
THIS DRAWING
CONFIDENTIAL: Reproduction forbidden
without the specific written permission of
Atari, Inc., Sunnyvale, CA. This drawing is
only conditionally issued, and neither receipt nor possession thereof confers or
transfers any right in, or license to use, the
subject matter of the drawing or any design
or trechnical information shown thereon nor subject matter of the drawing or any design or technical information shown thereon, nor any right to reproduce this drawing or any part thereof. Except for manufacture by vendors of Atari, Inc., and for manufacture under the corporation's written license, no right is granted to reproduce this drawing or the subject matter thereof, unless by written agreement with or written permission from the corporation. the corporation.

### Matsushita Color Raster Display



© ATARI INC. 1983

SP-241 Sheet 11A 1st printing









# **Crystal Castles<sup>™</sup> Troubleshooting Guide**



# Crystal Castles™ Troubleshooting with the CAT Box

# Troubleshooting with the Read/Write Controller

### A. CAT Box Preliminary Set-Up

- Remove the electrical power from the game and the CAT Box.
- 2. Remove the wiring harness from the game PCB.
- 3. Remove the game PCB from the game cabinet.
- 4. Remove Microprocessor 2C from the game PCB.
- 5. Connect the harness from the game to the game PCB.
- 6. Connect together the  $\Phi 0$  and  $\Phi 2$  test points on the game PCB with the shortest possible jumper.
- 7. Connect the  $\overline{\text{WDDIS}}$  test point to ground.
- 8. Connect the CAT Box flex cable to the game PCB edge test connector.
- 9. Apply power to the game and to the CAT Box.
- 10. Set CAT Box switches as indicated:
  - a. TESTER SELF-TEST: OFF
  - b. TESTER MODE: R/W
- 11. Press TESTER RESET.
- 12. Connect the DATA PROBE to the CAT Box. Connect the DATA PROBE ground clip to a game PCB ground test point.

### B. Checking the Address Lines

- 1. Perform the CAT Box preliminary set-up.
- 2. Set CAT Box switches as indicated:
  - a. BYTES: 1
  - b. PULSE MODE: UNLATCHED
  - c. R/W MODE: (OFF)
  - d.  $R/\overline{W}$ : READ
- 3. Key in the address pattern given in Table 1 (use AAAA to start) with the CAT Box keyboard.
- 4. Set R/W MODE to STATIC.
- 5. Probe each IC-pin listed in Table 1 with the DATA PROBE and check that the CAT Box 1 or 0 LED for the corresponding address line lights up.
- 6. Repeat parts 2-c through 5 using address 5555 in part 3.

### **Table 1 Address Lines**

| Logic State for<br>Address AAAA | IC-Pin | Logic State for<br>Address 5555 |
|---------------------------------|--------|---------------------------------|
| BA15 1                          | 1B3    | 0                               |
| BA14 0                          | 1B5    | 1                               |
| BA13 1                          | 1B7    | 0                               |
| BA12 0                          | 1B9    | 1                               |
| BA11 1                          | 1B12   | 0                               |
| BA10 0                          | 1B14   | 1                               |
| BA9 1                           | 1B16   | 0                               |
| BA8 0                           | 1B18   | 1                               |
| BA7 1                           | 1C9    | 0                               |
| BA6 0                           | 1C7    | 1                               |
| BA5 1                           | 1C5    | 0                               |
| BA4 0                           | 1C3    | 1                               |
| BA3 1                           | 1C12   | 0                               |
| BA2 0                           | 1C14   | 1                               |
| BA1 1                           | 1C16   | 0                               |
| BA0 0                           | 1C18   | 1                               |

### C. Checking the Data Lines

- Perform the CAT Box preliminary set-up.
- 2. Set CAT Box switches as indicated:
  - a. BYTES:1
  - b.  $R/\overline{W}$  MODE: (OFF)
  - c.  $R/\overline{W}$ : WRITE
- 3. Key in address 0000 with the keyboard.
- 4. Press DATA SET. Key in data AA with the keyboard.
- 5. Set  $R/\overline{W}$  MODE to STATIC.
- 6. Probe each IC-pin listed in Table 2 with the DATA PROBE and check that the CAT Box 1 or 0 LED for the corresponding address line lights up.
- 7. Set  $R/\overline{W}$  MODE to (OFF).
- 8. Repeat parts 4 through 6 using data 55 in part 4.





Table 2 Data Lines

| Logic State for<br>Data AA | IC-Pin | Logic State for<br>Data 55 |
|----------------------------|--------|----------------------------|
| D7 1                       | 2E-11  | 0                          |
| D6 0                       | 2E-12  | 1                          |
| D5 1                       | 2E-13  | 0                          |
| D4 0                       | 2E-14  | 1                          |
| D3 1                       | 2E-15  | 0                          |
| D2 0                       | 2E-16  | 1                          |
| D1 1                       | 2E-17  | 0                          |
| D0 0                       | 2E-18  | 1                          |
| BD7 1                      | 2E-9   | 0                          |
| BD6 0                      | 2E-8   | 1                          |
| BD5 1                      | 2E-7   | 0                          |
| BD4 0                      | 2E-6   | 1                          |
| BD3 1                      | 2E-5   | 0                          |
| BD2 0                      | 2E-4   | 1                          |
| BD1 1                      | 2E-3   | 0                          |
| BD0 0                      | 2E-2   | 1                          |

### D. Checking the RAM

- 1. Perform the CAT Box preliminary set-up.
- 2. Set CAT Box switches as indicated:
  - a. DBUS SOURCE: ADDR
  - b. BYTES:1024
  - c. R/W MODE: (OFF)
  - d. R/W: WRITE
- Enter address 0003 with the keyboard.
- 4. Set the CAT Box switches as indicated:
  - a. R/W MODE to PULSE and back to (OFF)
  - b.  $R/\overline{W}$  to READ
  - c. R/W MODE to PULSE and back to (OFF)
- 5. If the CAT Box reads an address that doesn't compare with that written, the COMPARE ERROR LED will light up. The ADDRESS/SIGNATURE display of the CAT Box will show the failing address location and the ERROR DATA DISPLAY switch is enabled. Using this switch, determine if the error is in the high-order or low-order RAM.
- 6. Repeat this test with DBUS SOURCE set to ADDR.
- 7. Set the CAT Box switches as indicated:
  - a. BYTES: 256
  - b. DBUS SOURCE: ADDR
  - c.  $R/\overline{W}$ : (OFF)
  - d. R/W: WRITE
- 8. Repeat parts 5 through 6 to check addresses from 1000 through 8FFF.

### - NOTE

The two custom audio I/O chips must be tested separately by performing the self-test, substituting a known good part, or performing the following procedure.

### E. Checking the Custom Audio I/O Chips

- 1. Perform the CAT Box preliminary set-up.
- 2. Set CAT Box switches as indicated:
  - a. BYTES: 1
  - b.  $R/\overline{W}$ : WRITE
  - c. R/W MODE: (OFF)
- 3. Enter the address from Table 3 with the keyboard.
- 4. Press DATA SET and enter the data from Table 3 with the keyboard.
- 5. Set  $R/\overline{W}$  to PULSE and back to (OFF).
- 6. Repeat parts 3 through 5 for each address and data listed in Table 3. Check for the response indicated.

Table 3 Custom Audio I/O Chips

| Address    | Data | Test Results                                  |
|------------|------|-----------------------------------------------|
| 98         | 00   | Custom Audio I/O Chip 4D                      |
| 98         | 03   | channel 1 produces pure tone.                 |
| 98         | 55   | · ·                                           |
| 98         | AF   |                                               |
| 98         | 00   | Custom Audio I/O Chip 4D channel 1 turns off. |
| 98         | 55   | Custom Audio I/O Chip 4D                      |
| 98         | AF   | channel 2 produces pure tone.                 |
| 98         | 00   | Custom Audio I/O Chip 4D channel 2 turns off. |
| 9 <b>A</b> | 00   | Custom Audio I/O Chip 4B                      |
| 9A         | 03   | channel 1 produces pure tone.                 |
| 9A         | 55   | charmer i produces pare issue                 |
| 9A         | ĀF   |                                               |
| 9A         | 00   | Custom Audio I/O Chip 4B channel 1 turns off. |
| 9A         | 55   | Custom Audio I/O Chip 4B                      |
| 9A         | AF   | channel 2 produces pure tone.                 |
| 9A         | 00   | Custom Audio I/O Chip 4E channel 2 turns off. |

## F. Checking the Player Switch, Option Switch, and Trak-Ball™ Inputs

- 1. Perform the CAT Box preliminary set-up.
- 2. Set CAT Box switches as indicated:
  - a. BYTES: 1
  - b.  $R/\overline{W}$ : WRITE
  - c. R/W MODE: (OFF)
- 3. Enter address 9600 with the keyboard.
- 4. Press DATA SET and enter data FF with the keyboard.
- 5. Set R/WE to PULSE and back to (OFF).
- 6. For each entry listed in Table 4, do the following:
  - a. Set  $R/\overline{W}$  MODE to (OFF).
  - b. Set R/WWRITE.
  - c. Enter the first address with the keyboard.
  - d. Press DATA SET and enter the data for that address with the keyboard.
  - e. Set R/W MODE to PULSE and back to (OFF).
  - f. Set  $R/\overline{W}$  to READ.
  - g. Enter the next address.
  - h. Set R/W MODE to STATIC.
  - Activate the input switch or signal indicated in Table 4 and check the test result.
  - j. Set  $R/\overline{W}$  MODE to (OFF).
  - k. Repeat parts g through j for each subsequent address given for the entry.

# Table 4 Player Switches, Option Switches, and Trak-Ball™ Inputs

| Address | Input<br>Switches/Signals                                                     | Test Results                                                                                             |
|---------|-------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|
| 9400    | Trak-Ball™ VERT                                                               |                                                                                                          |
| 9401    | Trak-Ball™ HORIZ                                                              |                                                                                                          |
| 9402    | Trak-Ball™ VERT<br>(Player 2)                                                 |                                                                                                          |
| 9403    | Trak-Ball™ HORIZ<br>(Player 2)                                                |                                                                                                          |
| 9600    | DO COIN R D1 COIN L D2 COIN AUX D3 SLAM D4 SELF TEST D5 SPARE D6 JMP1 D7 JMP2 |                                                                                                          |
| 00-9A0B | SW2 D0                                                                        | Read switches at address 9A08. DATA display changes when any of these switches or signals are activated. |
|         | SW4 D2                                                                        |                                                                                                          |

## G. Checking the Coin Counter and Trak-Ball Light

- 1. Perform the CAT Box preliminary set-up.
- 2. Set CAT Box switches as indicated:
  - DBUS SOURCE: DATA
  - b. BYTES: 1
  - c.  $R/\overline{W}$ : WRITE
  - d. R/W MODE: (OFF)
- 3. Enter the address in Table 5 with the keyboard.

### - CAUTION -

If you write ON data to activate a solenoid, *deactivate the solenoid immediately* by writing the OFF data. If you leave a solenoid activated for more than 10 seconds, you may have to replace the solenoid and/or its driver, due to overheating.

- 4. For each address listed in Table 5, do the following:
  - a. To activate the output:
    - Press DATA SET.
    - Enter the ON data with the keyboard.
    - Set R/W MODE to STATIC and back to (OFF).
  - b. To deactivate the output:
    - Press DATA SET.
    - Enter the OFF data with the keyboard.
    - Set R/W MODE to STATIC and back to (OFF).

Table 5 LED and Coin Counter Outputs

| Address | On<br>Data | Off<br>Data | Output Device      |
|---------|------------|-------------|--------------------|
| 9E86    | FF         | 00          | Left Coin Counter  |
| 9E85    | FF         | 00          | Right Coin Counter |
| 9E80    | FF         | 00          | Trak-Ball™ Light   |



Troubleshooting Guide Crystal Castles

### **Troubleshooting the Watchdog Circuit**

The Watchdog circuit will send continuous reset pulses to the microprocessor if a problem exists within the microprocessor circuit. If the self-test fails to run, it is a good practice to check the RESET line.

RESET is a microprocessor input (pin 40). In a properly operating game, reset should occur during power-up or when the RESET test point is grounded. A pulsing RESET line indicates that something is causing the microprocessor to lose its place within the program. Typical causes are:

1. Open or shorted address or data bus lines.

- Bad microprocessor chip.
- 3. Bad bus buffers.
- 4. Bad ROM.
- 5. Bad RAM.
- 6. Any bad input or output that causes an address or data line to be held in a constant high or low state.

A pulsing  $\overline{RESET}$  signal indicates a problem exists somewhere within the microprocessor circuitry. To aid in troubleshooting, the  $\overline{WDDIS}$  test point can be connected to a ground test point to prevent resets. This will sometimes allow the Self-Test to be used to diagnose the failure during a RESET condition.

